gk_dasip_2022.pdf (3 MB)
Real-time FPGA implementation of the Semi-Global Matching stereo vision algorithm for a 4K/UHD video stream
In this paper, we propose a real-time FPGA implementation of the Semi-Global Matching (SGM) stereo vision algorithm. The designed module supports a 4K/Ultra HD (3840 x 2160 pixels @ 30 frames per second) video stream in a 4 pixel per clock (ppc) format and a 64-pixel disparity range. The baseline SGM implementation had to be modified to process pixels in the 4ppc format and meet the timing constrains, however, our version provides results comparable to the original design. The solution has been positively evaluated on the Xilinx VC707 development board with a Virtex-7 FPGA device.
Funding
National Science Centre project no. 2016/23/D/ST6/01389 entitled ''The development of computing resources organization in latest generation of heterogeneous reconfigurable devices enabling real-time processing of UHD/4K video stream'',
AGH University of Science and Technology project no. 16.16.120.773
The program ''Excellence initiative –- research university'' for the AGH University of Science and Technology
History
Email Address of Submitting Author
tomasz.kryjak@agh.edu.plORCID of Submitting Author
0000-0001-6798-4444Submitting Author's Institution
AGH University of Science and TechnologySubmitting Author's Country
- Poland